完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsu, Sheng-Fuen_US
dc.contributor.authorKer, Ming-Douen_US
dc.date.accessioned2014-12-08T15:25:03Z-
dc.date.available2014-12-08T15:25:03Z-
dc.date.issued2006en_US
dc.identifier.isbn978-3-9522990-3-6en_US
dc.identifier.urihttp://hdl.handle.net/11536/17424-
dc.description.abstractDifferent types of board-level noise filters are evaluated for their effectiveness to improve the immunity of CMOS ICs against transient-induced latchup (TLU) under system-level electrostatic discharge (ESD) test. By choosing proper components in each noise filter network, the TLU immunity of CMOS ICs can be greatly improved. All the experimental evaluations have been verified in test chips with the silicon controlled rectifier (SCR) fabricated in a 0.25-mu m CMOS technology. Some of such board-level solutions can be further integrated into the chip design to effectively improve TLU immunity of CMOS IC products.en_US
dc.language.isoen_USen_US
dc.titleStudy of board-level noise filters to prevent transient-induced latchup in CMOS integrated circuits during EMC/ESD testen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2006 17th International Zurich Symposium on Electromagnetic Compatibility, Vols 1 and 2en_US
dc.citation.spage533en_US
dc.citation.epage536en_US
dc.contributor.department電機學院zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000244386300136-
顯示於類別:會議論文