Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Sheng, Duo | en_US |
dc.contributor.author | Chung, Ching-Che | en_US |
dc.contributor.author | Lee, Chen-Yi | en_US |
dc.date.accessioned | 2014-12-08T15:25:04Z | - |
dc.date.available | 2014-12-08T15:25:04Z | - |
dc.date.issued | 2006 | en_US |
dc.identifier.isbn | 978-1-4244-0386-8 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/17449 | - |
dc.description.abstract | In this paper, we propose a fast-lock-in all-digital phase-locked loop (ADPLL), which is designed with the cell library and described by Hardware Description Language (HDL). The proposed ADPLL uses a novel 2-level flash time-to-digital converter (TDC) to lock in within 2 reference clock cycles. The novel digitally controlled oscillator (DCO) achieves high-resolution with 0.93ps resolution and can extend the controllable range easily. In addition to high-resolution, the power consumption of the proposed DCO can be lowered as 110 mu W(@200MHz). The proposed ADPLL can be easily ported to different process as a soft intellectual property (IP), making it very suitable for System-On-Chip (SoC) applications as well as system-level power management | en_US |
dc.language.iso | en_US | en_US |
dc.title | A fast-lock-in ADPLL with high-resolution and low-power DCO for SoC applications | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2006 IEEE Asia Pacific Conference on Circuits and Systems | en_US |
dc.citation.spage | 105 | en_US |
dc.citation.epage | 108 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000246793200027 | - |
Appears in Collections: | Conferences Paper |