完整後設資料紀錄
DC 欄位語言
dc.contributor.authorSheng, Duoen_US
dc.contributor.authorChung, Ching-Cheen_US
dc.contributor.authorLee, Chen-Yien_US
dc.date.accessioned2014-12-08T15:25:04Z-
dc.date.available2014-12-08T15:25:04Z-
dc.date.issued2006en_US
dc.identifier.isbn978-1-4244-0386-8en_US
dc.identifier.urihttp://hdl.handle.net/11536/17449-
dc.description.abstractIn this paper, we propose a fast-lock-in all-digital phase-locked loop (ADPLL), which is designed with the cell library and described by Hardware Description Language (HDL). The proposed ADPLL uses a novel 2-level flash time-to-digital converter (TDC) to lock in within 2 reference clock cycles. The novel digitally controlled oscillator (DCO) achieves high-resolution with 0.93ps resolution and can extend the controllable range easily. In addition to high-resolution, the power consumption of the proposed DCO can be lowered as 110 mu W(@200MHz). The proposed ADPLL can be easily ported to different process as a soft intellectual property (IP), making it very suitable for System-On-Chip (SoC) applications as well as system-level power managementen_US
dc.language.isoen_USen_US
dc.titleA fast-lock-in ADPLL with high-resolution and low-power DCO for SoC applicationsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2006 IEEE Asia Pacific Conference on Circuits and Systemsen_US
dc.citation.spage105en_US
dc.citation.epage108en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000246793200027-
顯示於類別:會議論文