完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chang, Chia-Yi | en_US |
dc.contributor.author | Chen, Hung-Ming | en_US |
dc.date.accessioned | 2014-12-08T15:25:07Z | - |
dc.date.available | 2014-12-08T15:25:07Z | - |
dc.date.issued | 2006 | en_US |
dc.identifier.isbn | 1-4244-0179-8 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/17502 | - |
dc.description.abstract | Due to higher I/O count and power delivery problem in deep submicron (DSM) regime, flip-chip technology, especially for area-array architecture, has provided more oppertunities for adoption than traditional peripheral bonding design style in high-performance ASIC and microprocessor designs. However it is hard to tell which technique can provide better design cost edge in usually-concerned perspectives. In this paper, we present a methodology to convert a previous peripheral bonding design to an area-IO flip-chip design. It is based on I/O buffer modeling and I/O planning algorithm to legalize I/O buffer blocks with core placement without sacrificing much of the previous optimization in the original core placement. The experimental results have shown that we have acheived better area and I/O wirelength in area-IO flip-chip style, compared with peripheral bonding style in packaging consideration. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Design migration from peripheral ASIC design to area-10 flip-chip design by chip I/O planning and legalization | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2006 International Symposium on VLSI Design, Automation, and Test (VLSI-DAT), Proceedings of Technical Papers | en_US |
dc.citation.spage | 147 | en_US |
dc.citation.epage | 150 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000239709500039 | - |
顯示於類別: | 會議論文 |