完整後設資料紀錄
| DC 欄位 | 值 | 語言 |
|---|---|---|
| dc.contributor.author | Chung, Ching-Che | en_US |
| dc.contributor.author | Chen, Pao-Lung | en_US |
| dc.contributor.author | Lee, Chen-Yi | en_US |
| dc.date.accessioned | 2014-12-08T15:25:07Z | - |
| dc.date.available | 2014-12-08T15:25:07Z | - |
| dc.date.issued | 2006 | en_US |
| dc.identifier.isbn | 1-4244-0179-8 | en_US |
| dc.identifier.uri | http://hdl.handle.net/11536/17503 | - |
| dc.description.abstract | This paper presents an all-digital Delay-Locked Loop (DLL) for DDR SDRAM controller applications. The presented all-digital, cell-based, DLL-based five-phase multi-phase clock generator can generate the required fixed timing delay (tSD) for DDR SDRAM controller to capture the output data (DQ) correctly. The proposed DLL-based multi-phase clock generator architecture can lock to the harmonic of input clock period and still get a correct multi-phase clock output. Hence the design challenges to build a high resolution delay line with minimum intrinsic delay can be reduced. Simulation results and chip measurement results show that the proposed DLL can generate desired tSD delay with error < 7.6%). The power consumption of the proposed DLL is 4.1 mW (at DDR-200) and is 9.0mW (at DDR-400). | en_US |
| dc.language.iso | en_US | en_US |
| dc.title | An all-digital delay-locked loop for DDR SDRAM controller applications | en_US |
| dc.type | Proceedings Paper | en_US |
| dc.identifier.journal | 2006 International Symposium on VLSI Design, Automation, and Test (VLSI-DAT), Proceedings of Technical Papers | en_US |
| dc.citation.spage | 199 | en_US |
| dc.citation.epage | 202 | en_US |
| dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
| dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
| dc.identifier.wosnumber | WOS:000239709500052 | - |
| 顯示於類別: | 會議論文 | |

