完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lin, CC | en_US |
dc.contributor.author | Lin, KL | en_US |
dc.contributor.author | Chang, HC | en_US |
dc.contributor.author | Lee, CY | en_US |
dc.date.accessioned | 2014-12-08T15:25:09Z | - |
dc.date.available | 2014-12-08T15:25:09Z | - |
dc.date.issued | 2005 | en_US |
dc.identifier.isbn | 0-7803-9205-1 | en_US |
dc.identifier.issn | 1930-8833 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/17541 | - |
dc.description.abstract | In this paper, a (1200,720) LDPC decoder based on an irregular parity check matrix is presented. For achieving higher chip density and less critical path delay, the proposed architecture features a new data reordering such that only one specific data bus exists between message memories and computational units. Moreover, the LDPC decoder can also process two different codewords concurrently to increase throughput and datapath efficiency. After chip implementation, a 3.33Gb/s data rate is achieved with 8 decoding iterations in the 21.23mm(2) 0.18 mu m silicon area. The other 0.13 mu m chip with the 10.24mm(2) core can further reach a 5.92Gb/s data rate under 1.02V supply. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A 3.33Gb/s (1200,720) low-density parity check code decoder | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | ESSCIRC 2005: PROCEEDINGS OF THE 31ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE | en_US |
dc.citation.spage | 211 | en_US |
dc.citation.epage | 214 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000235469600046 | - |
顯示於類別: | 會議論文 |