完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Chi-Hsienen_US
dc.contributor.authorHuang, Yen-Yingen_US
dc.contributor.authorLi, Shu-Rungen_US
dc.contributor.authorCheng, Yuan-Puen_US
dc.contributor.authorJou, Shyh-Jyeen_US
dc.date.accessioned2014-12-08T15:25:16Z-
dc.date.available2014-12-08T15:25:16Z-
dc.date.issued2009en_US
dc.identifier.isbn978-1-4244-3868-6en_US
dc.identifier.urihttp://hdl.handle.net/11536/17637-
dc.description.abstractA low jitter phase-lock-loop (PLL) and a proposed spread-spectrum clock method for Serial ATA with phase rotation is presented. The low jitter PLL uses error amplifier to resolve the current mismatch in charge pump and the 3rd order loop filter is adopted to reduce the reference spur. A passive resistance is presented in our design to reduce the K(VCO). Our spread spectrum clock generator (SSCG) for Serial ATA specification is down spread 5000 ppm with a triangular waveform and the modulation frequency is 30 similar to 33KHz. Spread-spectrum technique using PLL with a Delta Sigma modulator and phase rotation algorithm is reported. The proposed circuit has been designed in a 90-nm CMOS process. The non-spread spectrum clocking has a peak to peak jitter of 512fs and consumes 5.87mW at 1.4GHz. The EMI reduction is about 19.24dB.en_US
dc.language.isoen_USen_US
dc.subjectPLLen_US
dc.subjectserial ATAen_US
dc.subjectEMIen_US
dc.subjectSSCGen_US
dc.titleA Spread Spectrum Clock Generator with Phase-rotation Algorithm for 6Gbps Clock and Data Recoveryen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGSen_US
dc.citation.spage387en_US
dc.citation.epage390en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000275924100093-
顯示於類別:會議論文