完整後設資料紀錄
DC 欄位語言
dc.contributor.authorCheng, Kuo-Huaen_US
dc.contributor.authorJou, Christina F.en_US
dc.date.accessioned2014-12-08T15:25:19Z-
dc.date.available2014-12-08T15:25:19Z-
dc.date.issued2005en_US
dc.identifier.isbn0-7803-9433-Xen_US
dc.identifier.urihttp://hdl.handle.net/11536/17710-
dc.description.abstractThis paper presents a novel gain control method for 2.4 GHz LNA applications. In this design, a digital mode gain control concept was implemented. This Chip can accept an appropriate control bit that come from base band to achieve power saving. With digital mode gain control to achieve low noise and high 1dB compression point simultaneously without increasing any circuit and power consumption. Depend on receiving signal strength, there are four gain modes can be selecting automatically. The compact CMOS LNA is optimized for low-power-consuming ISM band applications and is fabricated using commercial 0.18um CMOS process. With current re-use technology, the power consumption and linearity can be optimizing. The fully integrated 2.4GHZ gain controllable LNA exhibits 15.2dB maximum gain, 4.1dB minimum gain, respectively. Also, the LNA has excellent noise performance at high gain mode; 1.55dB of noise figure is achieved in this work. The digital modes gain controllable LNA produces a 1-dB compression output power of -10 dBm. It consumes 2.5mA current from a supply voltage of 1.8V.en_US
dc.language.isoen_USen_US
dc.titleA novel 2.4GHz LNA with digital gain control using 0.18um CMOSen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2005 ASIA-PACIFIC MICROWAVE CONFERENCE PROCEEDINGS, VOLS 1-5en_US
dc.citation.spage1226en_US
dc.citation.epage1229en_US
dc.contributor.department電信工程研究所zh_TW
dc.contributor.departmentInstitute of Communications Engineeringen_US
dc.identifier.wosnumberWOS:000237449901141-
顯示於類別:會議論文