完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hsiao, Chia-Chi | en_US |
dc.contributor.author | Chen, Hung-Ming | en_US |
dc.date.accessioned | 2014-12-08T15:25:26Z | - |
dc.date.available | 2014-12-08T15:25:26Z | - |
dc.date.issued | 2009 | en_US |
dc.identifier.isbn | 978-0-7695-3797-9 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/17825 | - |
dc.identifier.uri | http://dx.doi.org/10.1109/MTDT.2009.23 | en_US |
dc.description.abstract | As the technology scales down to nanometer, the yield degradation caused by inter-die variations is getting worse. Using adaptive body bias is an effective method to mitigate the yield degradation (especially for memory compiler generated SRAMs), however we need to know a die having high threshold voltage or low threshold voltage (also called process corner) in order to use this technique. Unfortunately, it is hard to detect the process corners when PMOS and NMOS variations are uncorrelated. In this paper, we propose some improved circuits of delay monitor and leakage monitor for both PMOS and NMOS process corner detection, which are uncorrelated in inter-die variations. The experimental results show that our circuits can clearly distinguish each process corner of PMOS and NMOS, thus improve the yield by adopting correct body bias. | en_US |
dc.language.iso | en_US | en_US |
dc.title | On Distinguishing Process Corners for Yield Enhancement in Memory Compiler Generated SRAM | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.doi | 10.1109/MTDT.2009.23 | en_US |
dc.identifier.journal | 2009 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN, AND TESTING, PROCEEDINGS | en_US |
dc.citation.spage | 83 | en_US |
dc.citation.epage | 87 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000275814000015 | - |
顯示於類別: | 會議論文 |