完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsiao, Chia-Chien_US
dc.contributor.authorChen, Hung-Mingen_US
dc.date.accessioned2014-12-08T15:25:26Z-
dc.date.available2014-12-08T15:25:26Z-
dc.date.issued2009en_US
dc.identifier.isbn978-0-7695-3797-9en_US
dc.identifier.urihttp://hdl.handle.net/11536/17825-
dc.identifier.urihttp://dx.doi.org/10.1109/MTDT.2009.23en_US
dc.description.abstractAs the technology scales down to nanometer, the yield degradation caused by inter-die variations is getting worse. Using adaptive body bias is an effective method to mitigate the yield degradation (especially for memory compiler generated SRAMs), however we need to know a die having high threshold voltage or low threshold voltage (also called process corner) in order to use this technique. Unfortunately, it is hard to detect the process corners when PMOS and NMOS variations are uncorrelated. In this paper, we propose some improved circuits of delay monitor and leakage monitor for both PMOS and NMOS process corner detection, which are uncorrelated in inter-die variations. The experimental results show that our circuits can clearly distinguish each process corner of PMOS and NMOS, thus improve the yield by adopting correct body bias.en_US
dc.language.isoen_USen_US
dc.titleOn Distinguishing Process Corners for Yield Enhancement in Memory Compiler Generated SRAMen_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1109/MTDT.2009.23en_US
dc.identifier.journal2009 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN, AND TESTING, PROCEEDINGSen_US
dc.citation.spage83en_US
dc.citation.epage87en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000275814000015-
顯示於類別:會議論文


文件中的檔案:

  1. 000275814000015.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。