完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLi, Katherine Shu-Minen_US
dc.contributor.authorLee, Chung Lenen_US
dc.contributor.authorSu, Chauchinen_US
dc.contributor.authorChen, Jwu E.en_US
dc.date.accessioned2014-12-08T15:25:28Z-
dc.date.available2014-12-08T15:25:28Z-
dc.date.issued2005en_US
dc.identifier.isbn0-7803-8736-8en_US
dc.identifier.urihttp://hdl.handle.net/11536/17866-
dc.description.abstractWe propose a novel oscillation ring (OR) test architecture for testing interconnects in SoC. In addition to stuck-at and open faults, this scheme can detect delay faults and crosstalk glitches. IEEE P1500 wrapper cells are modified. An efficient ring-generation algorithm is proposed to construct ORs based on a graph model. Experimental results on MCNC benchmark circuits show the feasibility of the scheme and the effectiveness of the algorithm. Our method achieves 100% fault coverage with a small number of tests.en_US
dc.language.isoen_USen_US
dc.titleOscillation ring based interconnect test scheme for SOCen_US
dc.typeProceedings Paperen_US
dc.identifier.journalASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2en_US
dc.citation.spage184en_US
dc.citation.epage187en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000245021700039-
顯示於類別:會議論文