完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWeng, THen_US
dc.contributor.authorChiao, WHen_US
dc.contributor.authorShann, JJJen_US
dc.contributor.authorChung, CPen_US
dc.contributor.authorLu, Jen_US
dc.date.accessioned2014-12-08T15:25:28Z-
dc.date.available2014-12-08T15:25:28Z-
dc.date.issued2005en_US
dc.identifier.isbn1-932415-54-8en_US
dc.identifier.urihttp://hdl.handle.net/11536/17869-
dc.description.abstractReducing power consumption of computer systems has gained much research attention recently In a typical system, the memory bus power constitute will over 50% of all system power; and this power is required due to bus signal transitions (0 41 or 140). Reducing the number of memory bus transitions is hence an effective way to reduce system power While many techniques deal with reducing bus power on instruction address bus, only a few have been proposed for data address bus power reduction. We present an encoding scheme to reduce data address bus power consumption. In this scheme, data address bus can be frozen for sequential addresses, or inverted as appropriate for other cases. Furthermore, data addresses are classified info read addresses and write addresses, and each address set is encoded independently. Simulation results show that the overall bus line switching reduction is 26% of unencoded bus, or 14.5% of the previous T0_BI method [1].en_US
dc.language.isoen_USen_US
dc.subjectlow-poweren_US
dc.subjectbus encodingen_US
dc.subjectdata address busen_US
dc.subjectT0_BI_1en_US
dc.titleLow-power data address bus encoding methoden_US
dc.typeProceedings Paperen_US
dc.identifier.journalCDES '05: Proceedings of the 2005 International Conference on Computer Designen_US
dc.citation.spage204en_US
dc.citation.epage210en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000236728000030-
顯示於類別:會議論文