完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKao, Shih-Chinen_US
dc.contributor.authorZan, Hsiao Wenen_US
dc.contributor.authorChen, Shih-Chingen_US
dc.date.accessioned2014-12-08T15:25:30Z-
dc.date.available2014-12-08T15:25:30Z-
dc.date.issued2005en_US
dc.identifier.isbn978-957-28522-2-4en_US
dc.identifier.urihttp://hdl.handle.net/11536/17908-
dc.description.abstractIn this study, the model of poly-Si TFTs with LDD structure had been proposed. Firstly, parasitic resistance parameters were extracted from devices with various channel length and LDD length. Then, an accurate I-V model was constructed by combining basic TFT model (RPI model) and the parasitic resistance effects. The model had been verified for devices with channel length larger than 6 mu m. The transconductance behavior in both linear region and saturation region are also well explained by our proposed model.en_US
dc.language.isoen_USen_US
dc.titleModeling of the parasitic resistance effect in poly-Si TFTs with LDD structureen_US
dc.typeProceedings Paperen_US
dc.identifier.journalIDMC 05: PROCEEDINGS OF THE INTERNATIONAL DISPLAY MANUFACTURING CONFERENCE 2005en_US
dc.citation.spage529en_US
dc.citation.epage532en_US
dc.contributor.department光電工程學系zh_TW
dc.contributor.departmentDepartment of Photonicsen_US
dc.identifier.wosnumberWOS:000259399200146-
顯示於類別:會議論文