完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Yu-Weien_US
dc.contributor.authorLiao, Wan-Chunen_US
dc.contributor.authorLee, Chen-Yien_US
dc.date.accessioned2014-12-08T15:25:35Z-
dc.date.available2014-12-08T15:25:35Z-
dc.date.issued2005en_US
dc.identifier.isbn0-7803-9162-4en_US
dc.identifier.urihttp://hdl.handle.net/11536/17992-
dc.identifier.urihttp://dx.doi.org/10.1109/ASSCC.2005.251706en_US
dc.description.abstractIn this paper, the proposed pipelined FFT processor, which is based on MRMDF structure, can deal with the simultaneous multiple input sequences more efficiently for MIMO OFDM applications. Furthermore, the hardware costs of memory and complex multipliers in our method can be saved by means of delay feedback and data scheduling approaches. The higher-radix FFT algorithm is also realized in our processor to reduce the number of complex multiplications. A test chip for 802.11n system has been designed using 0.13 mu m 1P8M CMOS process with core area of 2142 x 660 mu m(2). Power dissipation is 5.2mW when 128 points FFT with four data streams are calculated.en_US
dc.language.isoen_USen_US
dc.titleA MRMDF FFT processor for MIMO OFDM applicationsen_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1109/ASSCC.2005.251706en_US
dc.identifier.journal2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERSen_US
dc.citation.spage225en_US
dc.citation.epage228en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000240872200057-
顯示於類別:會議論文


文件中的檔案:

  1. 000240872200057.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。