完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, MFen_US
dc.contributor.authorKwai, DMen_US
dc.contributor.authorWen, KAen_US
dc.date.accessioned2014-12-08T15:25:37Z-
dc.date.available2014-12-08T15:25:37Z-
dc.date.issued2005en_US
dc.identifier.isbn0-7695-2313-7en_US
dc.identifier.issn1087-4852en_US
dc.identifier.urihttp://hdl.handle.net/11536/18018-
dc.description.abstractCrosstalk between bit lines leads to read-1 failure in a high-speed via-programmable read only memory (ROM) and limits the coverage of applicable code patterns. Due to the fluctuations in bit-line intrinsic and coupling capacitances, the amount of noise coupled to a selected bit line may vary, resulting in the reduction of sensing margin. In this paper, we propose a dynamic bit-line shielding (DBS) technique, suitable to be implemented in compliable ROM, to eliminate the crosstalk-induced read failure and to achieve full code coverage. Experiments of the 256Kb instances with and without the DBS circuit were undertaken using 0.25 mu m and 0.18 mu m standard CMOS processes. The test results demonstrate the read-1 failures and confirm that the DBS technique can remove them successfully, allowing the ROM to operate under a wide range of supply voltage.en_US
dc.language.isoen_USen_US
dc.titleVia-programmable read-only memory design for full code coverage using a dynamic bit-line shielding techniqueen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2005 IEEE International Workshop on Memory Technology, Design, and Testing - Proceedingsen_US
dc.citation.spage16en_US
dc.citation.epage21en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000231821100004-
顯示於類別:會議論文