完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chang, MF | en_US |
dc.contributor.author | Kwai, DM | en_US |
dc.contributor.author | Wen, KA | en_US |
dc.date.accessioned | 2014-12-08T15:25:37Z | - |
dc.date.available | 2014-12-08T15:25:37Z | - |
dc.date.issued | 2005 | en_US |
dc.identifier.isbn | 0-7695-2313-7 | en_US |
dc.identifier.issn | 1087-4852 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/18018 | - |
dc.description.abstract | Crosstalk between bit lines leads to read-1 failure in a high-speed via-programmable read only memory (ROM) and limits the coverage of applicable code patterns. Due to the fluctuations in bit-line intrinsic and coupling capacitances, the amount of noise coupled to a selected bit line may vary, resulting in the reduction of sensing margin. In this paper, we propose a dynamic bit-line shielding (DBS) technique, suitable to be implemented in compliable ROM, to eliminate the crosstalk-induced read failure and to achieve full code coverage. Experiments of the 256Kb instances with and without the DBS circuit were undertaken using 0.25 mu m and 0.18 mu m standard CMOS processes. The test results demonstrate the read-1 failures and confirm that the DBS technique can remove them successfully, allowing the ROM to operate under a wide range of supply voltage. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Via-programmable read-only memory design for full code coverage using a dynamic bit-line shielding technique | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2005 IEEE International Workshop on Memory Technology, Design, and Testing - Proceedings | en_US |
dc.citation.spage | 16 | en_US |
dc.citation.epage | 21 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000231821100004 | - |
顯示於類別: | 會議論文 |