完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYang, YCen_US
dc.contributor.authorHuang, JDen_US
dc.contributor.authorYen, CCen_US
dc.contributor.authorShih, CHen_US
dc.contributor.authorJou, JYen_US
dc.date.accessioned2014-12-08T15:25:38Z-
dc.date.available2014-12-08T15:25:38Z-
dc.date.issued2005en_US
dc.identifier.isbn0-7803-9060-1en_US
dc.identifier.urihttp://hdl.handle.net/11536/18036-
dc.description.abstractVerifying whether a building block conforms to certain interface protocol is one of the important steps while constructing an SoC However, most existing methods have their own limitations. Simulation-based methods have the false positive problem while formal property checking methods may suffer from memory explosion and excessive runtime. In this paper, we propose a novel branch-and-bound algorithm for interface protocol compliance verification. The properties of the interface protocol are specified as a specification FSM, and the interface logic is formally verified at the higher FSM level. Using the FSM for property specification is relatively systematic than using other proprietary property languages, which greatly reduces the possibility of incomplete property identification. And it is shown theoretically and experimentally that the proposed algorithm can finish in reasonable time complexity.en_US
dc.language.isoen_USen_US
dc.titleFormal compliance verification of interface protocolsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2005 IEEE VLSI-TSA International Symposium on VLSI Design, Automation & Test (VLSI-TSA-DAT), Proceedings of Technical Papersen_US
dc.citation.spage12en_US
dc.citation.epage15en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000233985300004-
顯示於類別:會議論文