完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, JSen_US
dc.contributor.authorTu, SWen_US
dc.contributor.authorJou, JYen_US
dc.date.accessioned2014-12-08T15:25:38Z-
dc.date.available2014-12-08T15:25:38Z-
dc.date.issued2005en_US
dc.identifier.isbn0-7803-9060-1en_US
dc.identifier.urihttp://hdl.handle.net/11536/18041-
dc.description.abstractWith the continuous shrinkage of device sizes, the global interconnect delay becomes a dominant factor of chip performance in deep-submicron technology. Furthermore, as the working frequency of integrated circuits increasing above GHz, the inductive crosstalk will also have very significant influence on the global interconnect delay. However, most existing works consider only RC effects (the worst-case switching pattern resulting from coupling capacitance), to develop their encoding schemes to reduce bus delay. In this paper, we propose a flexible bus encoding method to reduce the LC coupling delay on on-chip bus with a user-given bus structure, the working frequency, and the delay constraint. Simulation results show that our encoding method can significantly reduce the coupling delay of a bus according to the delay constraint.en_US
dc.language.isoen_USen_US
dc.titleOn-chip bus encoding for LC cross-talk reductionen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2005 IEEE VLSI-TSA International Symposium on VLSI Design, Automation & Test (VLSI-TSA-DAT), Proceedings of Technical Papersen_US
dc.citation.spage233en_US
dc.citation.epage236en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000233985300060-
顯示於類別:會議論文