完整後設資料紀錄
DC 欄位語言
dc.contributor.authorCHERN, HNen_US
dc.contributor.authorLEE, CLen_US
dc.contributor.authorLEI, TFen_US
dc.date.accessioned2014-12-08T15:03:16Z-
dc.date.available2014-12-08T15:03:16Z-
dc.date.issued1995-07-01en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/16.391205en_US
dc.identifier.urihttp://hdl.handle.net/11536/1820-
dc.description.abstractAn analytical model for the above-threshold characteristics of long-channel, small-grain and thin channel polysilicon thin film transistors (TFT's) is presented. This model is constructed by considering the barrier potential and the carrier trapping effect at grain boundaries of the channel. A band tail state located at E(c) - 0.15 eV is taken into account to simulate the I-V characteristics. Based on the model, the theoretically simulated results show good agreement with the experimental data of the plasma-passivated and unpassivated TFT devices in a wide range of the gate, drain biases and the temperature. The correlation of the transconductance to the gate bias is also investigated, It is found that the decrease of grain-boundary barrier potential with the gate voltage enhances the transconductance, while this enhancement effect becomes insignificant and causes the decrease of the transconductance at the high gate bias.en_US
dc.language.isoen_USen_US
dc.titleAN ANALYTICAL MODEL FOR THE ABOVE-THRESHOLD CHARACTERISTICS OF POLYSILICON THIN-FILM TRANSISTORSen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/16.391205en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume42en_US
dc.citation.issue7en_US
dc.citation.spage1240en_US
dc.citation.epage1246en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:A1995RE53000007-
dc.citation.woscount25-
顯示於類別:期刊論文


文件中的檔案:

  1. A1995RE53000007.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。