完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Ker, MD | en_US |
dc.contributor.author | Wu, WL | en_US |
dc.contributor.author | Chang, CY | en_US |
dc.date.accessioned | 2014-12-08T15:25:49Z | - |
dc.date.available | 2014-12-08T15:25:49Z | - |
dc.date.issued | 2004 | en_US |
dc.identifier.isbn | 0-7803-8262-5 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/18262 | - |
dc.description.abstract | Different electrostatic discharge (ESD) devices in a 0.35-mum silicon germanium (SiGe) RF BiCMOS process are characterized in detail by transmission line pulse (TLP) generator and ESD simulator for on-chip ESD protection design. The test structures of diodes with different p-n junctions and the silicon-germanium heterojunction bipolar transistors (HBTs) with different layout parameters have been drawn for investigating their ESD robustness. The human-body-model (HBM) ESD robustness of SiGe HBTs with the optional low-voltage (LV), ligh-voltage (HV), and high-speed (HS) implantations has been measured and compared in the experimental test chips. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Characterization on ESD devices with test structures in silicon germanium RF BiCMOS process | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | ICMTS 2004: PROCEEDINGS OF THE 2004 INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES | en_US |
dc.citation.spage | 7 | en_US |
dc.citation.epage | 12 | en_US |
dc.contributor.department | 電機學院 | zh_TW |
dc.contributor.department | College of Electrical and Computer Engineering | en_US |
dc.identifier.wosnumber | WOS:000222087700002 | - |
顯示於類別: | 會議論文 |