完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKer, MDen_US
dc.contributor.authorWu, WLen_US
dc.contributor.authorChang, CYen_US
dc.date.accessioned2014-12-08T15:25:49Z-
dc.date.available2014-12-08T15:25:49Z-
dc.date.issued2004en_US
dc.identifier.isbn0-7803-8262-5en_US
dc.identifier.urihttp://hdl.handle.net/11536/18262-
dc.description.abstractDifferent electrostatic discharge (ESD) devices in a 0.35-mum silicon germanium (SiGe) RF BiCMOS process are characterized in detail by transmission line pulse (TLP) generator and ESD simulator for on-chip ESD protection design. The test structures of diodes with different p-n junctions and the silicon-germanium heterojunction bipolar transistors (HBTs) with different layout parameters have been drawn for investigating their ESD robustness. The human-body-model (HBM) ESD robustness of SiGe HBTs with the optional low-voltage (LV), ligh-voltage (HV), and high-speed (HS) implantations has been measured and compared in the experimental test chips.en_US
dc.language.isoen_USen_US
dc.titleCharacterization on ESD devices with test structures in silicon germanium RF BiCMOS processen_US
dc.typeProceedings Paperen_US
dc.identifier.journalICMTS 2004: PROCEEDINGS OF THE 2004 INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURESen_US
dc.citation.spage7en_US
dc.citation.epage12en_US
dc.contributor.department電機學院zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000222087700002-
顯示於類別:會議論文