標題: | Low leakage reliability characterization methodology for advanced CMOS with gate oxide in the 1nm range |
作者: | Chung, SS Feng, HJ Hsieh, YS Liu, A Lin, WM Chen, DF Ho, JH Huang, KT Yang, CK Cheng, O Sheng, YC Wu, DY Shiau, WT Chien, SC Liao, K Sun, SW 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2004 |
摘要: | A low leakage characterization technique for the lateral profiling of interface and oxide traps in a 12Angstrom-16Angstrom range gate oxide CMOS devices has been demonstrated. The approach being taken includes an incremental frequency Charge-Pumping(IFCP) measurement and a neutralization procedure such that interface and oxide traps can be separated. The most critical steps are the elimination of leakage current during measurement and a neutralization procedure, which enables accurate detennination of interface and oxide traps. This method has been demonstrated successfully for an advanced sub-100nm CMOS devices. As an important merit for its application, evaluations of HC reliability and NBTI effect have also been demonstrated. Evaluations of gate oxide qualities with plasma nitridation in both n- and p-MOSFET reliabilities have been properly described based on the current analysis technique. |
URI: | http://hdl.handle.net/11536/18269 http://dx.doi.org/10.1109/IEDM.2004.1419193 |
ISBN: | 0-7803-8684-1 |
DOI: | 10.1109/IEDM.2004.1419193 |
期刊: | IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST |
起始頁: | 477 |
結束頁: | 480 |
Appears in Collections: | Conferences Paper |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.