完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chang, MF | en_US |
dc.contributor.author | Wen, KA | en_US |
dc.contributor.author | Kwai, DM | en_US |
dc.date.accessioned | 2014-12-08T15:25:51Z | - |
dc.date.available | 2014-12-08T15:25:51Z | - |
dc.date.issued | 2004 | en_US |
dc.identifier.isbn | 0-7695-2093-6 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/18283 | - |
dc.description.abstract | Pattern-sensitive soft errors, subject to varied supply and substrate noises, have become increasingly significant for configurable memories embedded in SoCs. In this paper, we study their effects on memory cell, array, and circuit design. It is found that the ground bounce reduces the cell current more severely than the supply voltage drop and substrate bias dip. This encourages the use of metal wires along the wordline or row direction. Bitline tracking by current ratio achieves better accuracy and design for manufacturing (DFM) capability than by capacitance ratio. It requires further enhancement to be resilient to the supply and substrate noises. The proposed dynamic tracking cluster technique provides necessary timing relaxation, while minimizing the speed degradation. Configurable embedded SRAM and ROM in 0.18mum CMOS process are studied. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Supply and substrate noise tolerance using dynamic tracking clusters in configurable memory designs | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS | en_US |
dc.citation.spage | 297 | en_US |
dc.citation.epage | 302 | en_US |
dc.contributor.department | 電機學院 | zh_TW |
dc.contributor.department | College of Electrical and Computer Engineering | en_US |
dc.identifier.wosnumber | WOS:000221356900048 | - |
顯示於類別: | 會議論文 |