完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, MFen_US
dc.contributor.authorWen, KAen_US
dc.contributor.authorKwai, DMen_US
dc.date.accessioned2014-12-08T15:25:51Z-
dc.date.available2014-12-08T15:25:51Z-
dc.date.issued2004en_US
dc.identifier.isbn0-7695-2093-6en_US
dc.identifier.urihttp://hdl.handle.net/11536/18283-
dc.description.abstractPattern-sensitive soft errors, subject to varied supply and substrate noises, have become increasingly significant for configurable memories embedded in SoCs. In this paper, we study their effects on memory cell, array, and circuit design. It is found that the ground bounce reduces the cell current more severely than the supply voltage drop and substrate bias dip. This encourages the use of metal wires along the wordline or row direction. Bitline tracking by current ratio achieves better accuracy and design for manufacturing (DFM) capability than by capacitance ratio. It requires further enhancement to be resilient to the supply and substrate noises. The proposed dynamic tracking cluster technique provides necessary timing relaxation, while minimizing the speed degradation. Configurable embedded SRAM and ROM in 0.18mum CMOS process are studied.en_US
dc.language.isoen_USen_US
dc.titleSupply and substrate noise tolerance using dynamic tracking clusters in configurable memory designsen_US
dc.typeProceedings Paperen_US
dc.identifier.journalISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGSen_US
dc.citation.spage297en_US
dc.citation.epage302en_US
dc.contributor.department電機學院zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000221356900048-
顯示於類別:會議論文