完整後設資料紀錄
DC 欄位語言
dc.contributor.authorJou, CFen_US
dc.contributor.authorCheng, KHen_US
dc.contributor.authorLien, WCen_US
dc.contributor.authorWu, CHen_US
dc.contributor.authorYen, CHen_US
dc.date.accessioned2014-12-08T15:25:54Z-
dc.date.available2014-12-08T15:25:54Z-
dc.date.issued2004en_US
dc.identifier.isbn0-7803-8346-Xen_US
dc.identifier.urihttp://hdl.handle.net/11536/18356-
dc.description.abstractA fully monolithic dual-band concurrent receiver chip for IEEE 802.11 a, 802.11 b and 802.11 g applications is presented in a 0.18-mum CMOS 1P6M technology. A low IF architecture was chosen in order to achieve a low-cost and low-power solution with a high level of integration compared to direct conversion architecture. This mixer can operate as a sub-harmonic mixer and even as a traditional Gilbert mixer if LO ports connecting to each other to found two RF inputs and two LO inputs. For a 1.8V power supply, the overall power consumptions are 84.3 mW, with 3.5 dB and 6.3 dB overall receive-chain noise figure for 2.45 GHz and 5.25 GHz, respectively.en_US
dc.language.isoen_USen_US
dc.titleDesign of a concurrent dual-band receiver front-end in 0.18um CMOS for WLANs IEEE 802.11a/b/g applicationsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGSen_US
dc.citation.spage177en_US
dc.citation.epage180en_US
dc.contributor.department傳播研究所zh_TW
dc.contributor.departmentInstitute of Communication Studiesen_US
dc.identifier.wosnumberWOS:000225098300045-
顯示於類別:會議論文