完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Jou, CF | en_US |
dc.contributor.author | Cheng, KH | en_US |
dc.contributor.author | Lien, WC | en_US |
dc.contributor.author | Wu, CH | en_US |
dc.contributor.author | Yen, CH | en_US |
dc.date.accessioned | 2014-12-08T15:25:54Z | - |
dc.date.available | 2014-12-08T15:25:54Z | - |
dc.date.issued | 2004 | en_US |
dc.identifier.isbn | 0-7803-8346-X | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/18356 | - |
dc.description.abstract | A fully monolithic dual-band concurrent receiver chip for IEEE 802.11 a, 802.11 b and 802.11 g applications is presented in a 0.18-mum CMOS 1P6M technology. A low IF architecture was chosen in order to achieve a low-cost and low-power solution with a high level of integration compared to direct conversion architecture. This mixer can operate as a sub-harmonic mixer and even as a traditional Gilbert mixer if LO ports connecting to each other to found two RF inputs and two LO inputs. For a 1.8V power supply, the overall power consumptions are 84.3 mW, with 3.5 dB and 6.3 dB overall receive-chain noise figure for 2.45 GHz and 5.25 GHz, respectively. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Design of a concurrent dual-band receiver front-end in 0.18um CMOS for WLANs IEEE 802.11a/b/g applications | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS | en_US |
dc.citation.spage | 177 | en_US |
dc.citation.epage | 180 | en_US |
dc.contributor.department | 傳播研究所 | zh_TW |
dc.contributor.department | Institute of Communication Studies | en_US |
dc.identifier.wosnumber | WOS:000225098300045 | - |
顯示於類別: | 會議論文 |