Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Huang, CC | en_US |
dc.contributor.author | Wu, JT | en_US |
dc.date.accessioned | 2014-12-08T15:25:56Z | - |
dc.date.available | 2014-12-08T15:25:56Z | - |
dc.date.issued | 2004 | en_US |
dc.identifier.isbn | 0-7803-8251-X | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/18390 | - |
dc.description.abstract | A new background calibration technique is described to digitally trim the input-referred offset voltage of comparators in a high-speed flash analog-to-digital converters. The polarity of comparator's offset is detected by observing the output code density of a random chopping comparator. Binary feedback is used to adjust the comparator's offset. All calibration processing is performed in the digital domain. thus minimizing the overhead for analog circuitry. Two key design parameters are the comparator's trimming step and the thresholds of a peak detector, which determine the offset's standard deviation and the time constant of the calibration loop. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A statistical background calibration technique for flash analog-to-digital converters | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS | en_US |
dc.citation.spage | 125 | en_US |
dc.citation.epage | 128 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000223122300032 | - |
Appears in Collections: | Conferences Paper |