完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, CCen_US
dc.contributor.authorWu, JTen_US
dc.date.accessioned2014-12-08T15:25:56Z-
dc.date.available2014-12-08T15:25:56Z-
dc.date.issued2004en_US
dc.identifier.isbn0-7803-8251-Xen_US
dc.identifier.urihttp://hdl.handle.net/11536/18390-
dc.description.abstractA new background calibration technique is described to digitally trim the input-referred offset voltage of comparators in a high-speed flash analog-to-digital converters. The polarity of comparator's offset is detected by observing the output code density of a random chopping comparator. Binary feedback is used to adjust the comparator's offset. All calibration processing is performed in the digital domain. thus minimizing the overhead for analog circuitry. Two key design parameters are the comparator's trimming step and the thresholds of a peak detector, which determine the offset's standard deviation and the time constant of the calibration loop.en_US
dc.language.isoen_USen_US
dc.titleA statistical background calibration technique for flash analog-to-digital convertersen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGSen_US
dc.citation.spage125en_US
dc.citation.epage128en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000223122300032-
顯示於類別:會議論文