完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hung, CP | en_US |
dc.contributor.author | Chen, SG | en_US |
dc.contributor.author | Chen, KL | en_US |
dc.date.accessioned | 2014-12-08T15:25:57Z | - |
dc.date.available | 2014-12-08T15:25:57Z | - |
dc.date.issued | 2004 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/18402 | - |
dc.description.abstract | In this paper, we propose an efficient variable-length FFT processor architecture suitable for multi-mode and multi-standard OFDM communication systems. The FFT processor is based on radix-2(2) DIF FFT algorithm and also supports non-power-of-4 FFT computation. The design contains an efficient processing element (PE), which can execute radix-2(2) butterfly (BF) operations, as well as radix-2 BF operations. Moreover, in order to achieve high-performance variable-length FFT operations and data accesses, an efficient variable-length address generator and twiddle factor generator are designed. The design has the merits of low complexity and high speed performance. The designs consider seven different FFT lengths including 64, 256, 512, 1024, 2048, 4096, and 8192 points, which cover all the required FFT lengths by 802.1.1a, 802.16a, DAB, DVB-T, VDSL and ADSL. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Design of an efficient variable-length FFT processor | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS | en_US |
dc.citation.spage | 833 | en_US |
dc.citation.epage | 836 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000223124000209 | - |
顯示於類別: | 會議論文 |