完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHung, CPen_US
dc.contributor.authorChen, SGen_US
dc.contributor.authorChen, KLen_US
dc.date.accessioned2014-12-08T15:25:57Z-
dc.date.available2014-12-08T15:25:57Z-
dc.date.issued2004en_US
dc.identifier.urihttp://hdl.handle.net/11536/18402-
dc.description.abstractIn this paper, we propose an efficient variable-length FFT processor architecture suitable for multi-mode and multi-standard OFDM communication systems. The FFT processor is based on radix-2(2) DIF FFT algorithm and also supports non-power-of-4 FFT computation. The design contains an efficient processing element (PE), which can execute radix-2(2) butterfly (BF) operations, as well as radix-2 BF operations. Moreover, in order to achieve high-performance variable-length FFT operations and data accesses, an efficient variable-length address generator and twiddle factor generator are designed. The design has the merits of low complexity and high speed performance. The designs consider seven different FFT lengths including 64, 256, 512, 1024, 2048, 4096, and 8192 points, which cover all the required FFT lengths by 802.1.1a, 802.16a, DAB, DVB-T, VDSL and ADSL.en_US
dc.language.isoen_USen_US
dc.titleDesign of an efficient variable-length FFT processoren_US
dc.typeProceedings Paperen_US
dc.identifier.journal2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGSen_US
dc.citation.spage833en_US
dc.citation.epage836en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000223124000209-
顯示於類別:會議論文