完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Tu, SW | en_US |
dc.contributor.author | Jou, JY | en_US |
dc.contributor.author | Chang, YW | en_US |
dc.date.accessioned | 2014-12-08T15:25:57Z | - |
dc.date.available | 2014-12-08T15:25:57Z | - |
dc.date.issued | 2004 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/18403 | - |
dc.description.abstract | Inductance effects on on-chip interconnects have become more and more significant in today's high-speed digital circuits, especially on global interconnects such as signal buses. However, most existing works consider only RC effects, e.g., the worst-case switching pattern resulting from coupling capacitance, to develop their encoding schemes to reduce bus delay. In this paper, we show that the worst-case switching patterns that incur the largest bus delay are completely different while considering RC and RLC effects. The finding implies that existing encoding schemes based on RC model might not improve or even worsen the bus delay when inductance effects become dominant. | en_US |
dc.language.iso | en_US | en_US |
dc.title | RLC effects on worst-case switching pattern for on-chip buses | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS | en_US |
dc.citation.spage | 945 | en_US |
dc.citation.epage | 948 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000223124000237 | - |
顯示於類別: | 會議論文 |