標題: | An efficient approach for hierarchical submodule extraction |
作者: | Lin, YW Jou, JY 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2004 |
摘要: | The growth of modem IC design complexity leads the consistency check and design verification during every level in design flow to be an important and challenged issue. In this paper, we propose an efficient approach to rebuild the hierarchical level from low level circuits. Our approach is based on the structure equivalent expansion algorithm to find repeated submodules in every circuit level to reconstruct circuit hierarchy. Without any addition library information, our approach is quite efficient in both time and space complexities by using only flatten netlists. The experiments on many real circuits containing combinational, sequential, and memory circuits show that our approach can rebuild most circuit hierarchical levels and also reduce the verification effort of the circuits. |
URI: | http://hdl.handle.net/11536/18405 |
ISBN: | 0-7803-8251-X |
期刊: | 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 5, PROCEEDINGS |
起始頁: | 237 |
結束頁: | 240 |
顯示於類別: | 會議論文 |