Full metadata record
DC FieldValueLanguage
dc.contributor.authorLiu, HYen_US
dc.contributor.authorYu, YHen_US
dc.contributor.authorLin, CCen_US
dc.contributor.authorChung, CCen_US
dc.contributor.authorHsu, TYen_US
dc.contributor.authorLee, CYen_US
dc.date.accessioned2014-12-08T15:25:58Z-
dc.date.available2014-12-08T15:25:58Z-
dc.date.issued2004en_US
dc.identifier.isbn0-7803-8287-0en_US
dc.identifier.urihttp://hdl.handle.net/11536/18417-
dc.description.abstractin this paper, a high-performance and low-cost COFDM baseband processor is presented. With algorithm exploration in channel estimation and phase error tracking, synchronization becomes more robust to enhance system performance. And better design SNR (1.35similar to7.16 dB) can be achieved compared to current solutions. Moreover through architectural exploration, the proposed baseband processor designed in 0.18 um CMOS process contains only 370 K logic gates and 3.3 K byte memory. Measurement results show that better hardware efficiency and performance enhancement is achieved for high-speed WLAN applications.en_US
dc.language.isoen_USen_US
dc.subjectCOFDMen_US
dc.subjectsynchronizationen_US
dc.subjectWLANen_US
dc.subjectchannel estimationen_US
dc.subjectphase error trackingen_US
dc.titleA COMM baseband processor with robust synchronization for high-speed WLAN applicationsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERSen_US
dc.citation.spage156en_US
dc.citation.epage159en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000224752900037-
Appears in Collections:Conferences Paper