標題: | A COMM baseband processor with robust synchronization for high-speed WLAN applications |
作者: | Liu, HY Yu, YH Lin, CC Chung, CC Hsu, TY Lee, CY 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | COFDM;synchronization;WLAN;channel estimation;phase error tracking |
公開日期: | 2004 |
摘要: | in this paper, a high-performance and low-cost COFDM baseband processor is presented. With algorithm exploration in channel estimation and phase error tracking, synchronization becomes more robust to enhance system performance. And better design SNR (1.35similar to7.16 dB) can be achieved compared to current solutions. Moreover through architectural exploration, the proposed baseband processor designed in 0.18 um CMOS process contains only 370 K logic gates and 3.3 K byte memory. Measurement results show that better hardware efficiency and performance enhancement is achieved for high-speed WLAN applications. |
URI: | http://hdl.handle.net/11536/18417 |
ISBN: | 0-7803-8287-0 |
期刊: | 2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS |
起始頁: | 156 |
結束頁: | 159 |
Appears in Collections: | Conferences Paper |