完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, HC | en_US |
dc.contributor.author | Guo, JI | en_US |
dc.contributor.author | Jen, CW | en_US |
dc.date.accessioned | 2014-12-08T15:26:04Z | - |
dc.date.available | 2014-12-08T15:26:04Z | - |
dc.date.issued | 2003 | en_US |
dc.identifier.isbn | 0-7803-7761-3 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/18475 | - |
dc.description.abstract | This paper presents a memory efficient design for realizing the cyclic convolution and its application to the discrete cosine transform (DCT). We adopt the way of distributed arithmetic computation, and exploit the symmetry property of DCT coefficients to merge the elements in the matrix of DCT kernel and then separate the kernel to be two perfect cyclic forms to facilitate an efficient realization of 1-D N-point DCT using (N-1)/2 adders or substractors, one small ROM module, a barrel shifter, and N-1/2 + 1 accumulators. The comparison results with the existing designs show that the proposed design can reduce delay-area product significantly. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A memory efficient realization of cyclic convolution and its application to discrete cosine transform | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV: DIGITAL SIGNAL PROCESSING-COMPUTER AIDED NETWORK DESIGN-ADVANCED TECHNOLOGY | en_US |
dc.citation.spage | 33 | en_US |
dc.citation.epage | 36 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000184904400009 | - |
顯示於類別: | 會議論文 |