完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLIN, CZen_US
dc.contributor.authorTSENG, CCen_US
dc.contributor.authorCHI, KHen_US
dc.date.accessioned2014-12-08T15:03:18Z-
dc.date.available2014-12-08T15:03:18Z-
dc.date.issued1995-07-01en_US
dc.identifier.issn0267-6192en_US
dc.identifier.urihttp://hdl.handle.net/11536/1851-
dc.description.abstractThe combination of dataflow and von Neumann execution models is a recent trend in the design of high performance computers. In this paper, a data-driven hybrid computer architecture is presented. Instead of a program counter, the principle of dynamic data-driven execution is used to control the execution of instructions in a von Neumann-style pipeline architecture. One of the operands of each dyadic instruction is explictly stored in memory, and the memory locations of the stored operands are used as tags. Matching is accomplished by simply checking a present flag and no special matching unit is required. No bubbles will occur in the pipe if sufficient parallelism exists in the program. Experimental results show that the proposed architecture outperforms two previously proposed architectures.en_US
dc.language.isoen_USen_US
dc.subjectCOMPUTER ARCHITECTUREen_US
dc.subjectDATA-DRIVEN HYBRID ARCHITECTUREen_US
dc.subjectPIPELINEen_US
dc.titleDESIGN OF AN EFFICIENT DATA-DRIVEN PIPELINED COMPUTER ARCHITECTUREen_US
dc.typeArticleen_US
dc.identifier.journalCOMPUTER SYSTEMS SCIENCE AND ENGINEERINGen_US
dc.citation.volume10en_US
dc.citation.issue3en_US
dc.citation.spage179en_US
dc.citation.epage186en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:A1995RL24700007-
dc.citation.woscount0-
顯示於類別:期刊論文