完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lin, TC | en_US |
dc.contributor.author | Lee, KB | en_US |
dc.contributor.author | Jen, CW | en_US |
dc.date.accessioned | 2014-12-08T15:26:16Z | - |
dc.date.available | 2014-12-08T15:26:16Z | - |
dc.date.issued | 2003 | en_US |
dc.identifier.isbn | 0-7803-7795-8 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/18661 | - |
dc.description.abstract | The ongoing advancements in VLSI technology allow SoC design to integrate heterogeneous control and computing functions into a single chip. On the other hand, the pressures of area and cost lead to the requirement for a single, shared off-chip DRAM memory subsystem. To satisfy different memory access requirements for latency and bandwidth of these heterogeneous functions to this kind of DRAM memory subsystem, a quality-aware memory controller is important. This paper presents an efficient memory controller that contains a quality-aware scheduler and a configurable DRAM memory interface socket to achieve high DRAM utilization while still meet different requirements for bandwidth and latency. Simulation results show that the latency of the latency-sensitive data flow can be reduced to 50%, and the memory bandwidths can be precisely allocated to bandwidth-sensitive data flows with a high degree of control. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Quality-aware memory controller for multimedia platform SOC | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | SIPS 2003: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION | en_US |
dc.citation.spage | 328 | en_US |
dc.citation.epage | 333 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000188174000061 | - |
顯示於類別: | 會議論文 |