完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, HY | en_US |
dc.contributor.author | Chen, KM | en_US |
dc.contributor.author | Huang, GW | en_US |
dc.contributor.author | Huang, CH | en_US |
dc.contributor.author | Yang, TH | en_US |
dc.contributor.author | Chang, CY | en_US |
dc.date.accessioned | 2014-12-08T15:26:21Z | - |
dc.date.available | 2014-12-08T15:26:21Z | - |
dc.date.issued | 2003 | en_US |
dc.identifier.isbn | 0-7803-7765-6 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/18716 | - |
dc.description.abstract | This paper presents the geometry effect on the characteristics of accumulation type SOI varactor with Mesa-isolation technology. Constant gate area varactors with various geometry condition were implemented to investigate the effects of layout design parameters on overall varactor performance. Physical and mathematic analysis based on the measurement results show that parasitic capacitance at the edge of active region seriously degrads the device quality factor at smallest gate length. The optimized SOI varactor has a quality factor Q of about 150 /GHz/pF at medium gate length varactor. The experiment result can serve as a design reference for high-quality SOI varactors. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Layout design of high-quality SOI varactor | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS | en_US |
dc.citation.spage | 273 | en_US |
dc.citation.epage | 275 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000189391000071 | - |
顯示於類別: | 會議論文 |