完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, HYen_US
dc.contributor.authorChen, KMen_US
dc.contributor.authorHuang, GWen_US
dc.contributor.authorHuang, CHen_US
dc.contributor.authorYang, THen_US
dc.contributor.authorChang, CYen_US
dc.date.accessioned2014-12-08T15:26:21Z-
dc.date.available2014-12-08T15:26:21Z-
dc.date.issued2003en_US
dc.identifier.isbn0-7803-7765-6en_US
dc.identifier.urihttp://hdl.handle.net/11536/18716-
dc.description.abstractThis paper presents the geometry effect on the characteristics of accumulation type SOI varactor with Mesa-isolation technology. Constant gate area varactors with various geometry condition were implemented to investigate the effects of layout design parameters on overall varactor performance. Physical and mathematic analysis based on the measurement results show that parasitic capacitance at the edge of active region seriously degrads the device quality factor at smallest gate length. The optimized SOI varactor has a quality factor Q of about 150 /GHz/pF at medium gate length varactor. The experiment result can serve as a design reference for high-quality SOI varactors.en_US
dc.language.isoen_USen_US
dc.titleLayout design of high-quality SOI varactoren_US
dc.typeProceedings Paperen_US
dc.identifier.journal2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERSen_US
dc.citation.spage273en_US
dc.citation.epage275en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000189391000071-
顯示於類別:會議論文