完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, SJen_US
dc.contributor.authorLin, TCen_US
dc.contributor.authorLo, DKen_US
dc.contributor.authorYang, JJen_US
dc.contributor.authorChung, SSen_US
dc.contributor.authorKao, TYen_US
dc.contributor.authorShiue, RYen_US
dc.contributor.authorWang, CJen_US
dc.contributor.authorPeng, YKen_US
dc.date.accessioned2014-12-08T15:26:23Z-
dc.date.available2014-12-08T15:26:23Z-
dc.date.issued2003en_US
dc.identifier.isbn0-7803-7649-8en_US
dc.identifier.urihttp://hdl.handle.net/11536/18729-
dc.description.abstractIn this paper, an improved gate-diode technique has been developed for the interface characterization on both n- and p-MOSFET's with gate oxide in the direct tunneling regime. This method has been demonstrated successfully for measuring oxide damage in all of the channel, space-charge (or junction), and drain extension regions in 20Angstrom ultra-thin gate oxide devices. As an application of the present method, the lateral profile of localized oxide damage due to Negative Bias Temperature Instability (NBTI) or Hot Carrier (HC) effect has been demonstrated. It provides us an understanding of the correlation between the device degradation and various stress-induced oxide damage in CMOS devices.en_US
dc.language.isoen_USen_US
dc.titleAn improved interface characterization technique for a full-range profiling of oxide damage in ultra-thin gate oxide CMOS devicesen_US
dc.typeProceedings Paperen_US
dc.identifier.journal41ST ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUMen_US
dc.citation.spage203en_US
dc.citation.epage207en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000182322300035-
顯示於類別:會議論文