完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Ker, MD | en_US |
dc.contributor.author | Hsu, HC | en_US |
dc.contributor.author | Peng, JJ | en_US |
dc.date.accessioned | 2014-12-08T15:26:23Z | - |
dc.date.available | 2014-12-08T15:26:23Z | - |
dc.date.issued | 2003 | en_US |
dc.identifier.isbn | 0-7695-1881-8 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/18731 | - |
dc.description.abstract | A novel electrostatic discharge (TSD) implantation method is proposed to significantly improve machine-model (MM) ESD robustness of NMOS device in stacked configuration (stacked NMOS). By using this ESD implantation method, the ESD current is discharged far away from the surface channel of NMOS, therefore the stacked NMOS in the mixed-voltage I/O interface can sustain a much higher ESD level, especially under the MM ESD stress. The MM ESD robustness of the stacked NMOS with a device dimension of W/L=300mum/0.5 mum for each NMOS has been successfully improved from the original 358 V to become 491 V in a 0.25-mum CMOS process. This ESD implantation, method with the n-type impurity is fully process-compatible to general sub-quarter-micron CMOS processes. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Electrostatic discharge implantation to improve machine-model ESD robustness of stacked NMOS in mixed-voltage I/O interface circuits | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS | en_US |
dc.citation.spage | 363 | en_US |
dc.citation.epage | 368 | en_US |
dc.contributor.department | 電機學院 | zh_TW |
dc.contributor.department | College of Electrical and Computer Engineering | en_US |
dc.identifier.wosnumber | WOS:000182249900051 | - |
顯示於類別: | 會議論文 |