完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKer, MDen_US
dc.contributor.authorHsu, HCen_US
dc.contributor.authorPeng, JJen_US
dc.date.accessioned2014-12-08T15:26:23Z-
dc.date.available2014-12-08T15:26:23Z-
dc.date.issued2003en_US
dc.identifier.isbn0-7695-1881-8en_US
dc.identifier.urihttp://hdl.handle.net/11536/18731-
dc.description.abstractA novel electrostatic discharge (TSD) implantation method is proposed to significantly improve machine-model (MM) ESD robustness of NMOS device in stacked configuration (stacked NMOS). By using this ESD implantation method, the ESD current is discharged far away from the surface channel of NMOS, therefore the stacked NMOS in the mixed-voltage I/O interface can sustain a much higher ESD level, especially under the MM ESD stress. The MM ESD robustness of the stacked NMOS with a device dimension of W/L=300mum/0.5 mum for each NMOS has been successfully improved from the original 358 V to become 491 V in a 0.25-mum CMOS process. This ESD implantation, method with the n-type impurity is fully process-compatible to general sub-quarter-micron CMOS processes.en_US
dc.language.isoen_USen_US
dc.titleElectrostatic discharge implantation to improve machine-model ESD robustness of stacked NMOS in mixed-voltage I/O interface circuitsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGSen_US
dc.citation.spage363en_US
dc.citation.epage368en_US
dc.contributor.department電機學院zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000182249900051-
顯示於類別:會議論文