完整後設資料紀錄
DC 欄位語言
dc.contributor.authorFu, DKen_US
dc.contributor.authorChen, SHen_US
dc.contributor.authorChang, HCen_US
dc.contributor.authorChang, EYen_US
dc.date.accessioned2014-12-08T15:26:28Z-
dc.date.available2014-12-08T15:26:28Z-
dc.date.issued2002en_US
dc.identifier.isbn0-8194-4500-2en_US
dc.identifier.issn0277-786Xen_US
dc.identifier.urihttp://hdl.handle.net/11536/18798-
dc.description.abstractIn this study, an etch back process with I-line Stepper lithography and phase shift mask (PSM) is demonstrated for sub-micron T-gate fabrication. The opening after I-line lithography using PSM and first RIE etch of silicon nitride is 0.25mum. The opening after second silicon nitride deposition and RIE etch is decreased to 0.16mum. After metal deposition and lift-off, the developed T-shaped gate shows a footprint smaller than 0.2mum. The novel technique is a high throughput T-gate process compared to conventional E-beam technology and can be applied to mass production of high frequency GaAs-based FETs and MMIC.en_US
dc.language.isoen_USen_US
dc.titleAn etch back technique to achieve sub-micron T-gate for GaAsFETs using I-line stepper and phase shift mask (PSM)en_US
dc.typeProceedings Paperen_US
dc.identifier.journalPROCEEDINGS OF THE ELEVENTH INTERNATIONAL WORKSHOP ON THE PHYSICS OF SEMICONDUCTOR DEVICES, VOL 1 & 2en_US
dc.citation.volume4746en_US
dc.citation.spage1437en_US
dc.citation.epage1439en_US
dc.contributor.department材料科學與工程學系zh_TW
dc.contributor.departmentDepartment of Materials Science and Engineeringen_US
dc.identifier.wosnumberWOS:000177351400293-
顯示於類別:會議論文