完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWei, THen_US
dc.contributor.authorHuang, SRen_US
dc.contributor.authorDung, LRen_US
dc.date.accessioned2014-12-08T15:26:30Z-
dc.date.available2014-12-08T15:26:30Z-
dc.date.issued2002en_US
dc.identifier.isbn0-7803-7402-9en_US
dc.identifier.issn1520-6149en_US
dc.identifier.urihttp://hdl.handle.net/11536/18816-
dc.description.abstractThis paper presents a systematic design methodology for 1-D/2-D DWT processor based on a novel limited-resource scheduling algorithm. Given a set of architecture constraints and DWT parameters, the scheduling algorithm can generate four scheduling matrices that drive the data path to perform the DWT computation. Based on the limited-resource scheduling algorithm an automated DWT processor synthesizer has been developed and generates constrained DWT processors in the form of silicon intelligent property (SIP). The DWT SIP can be embedded into a SOC or mapped to program codes for commercial off-the-shelf (COTS) DSP processors with programmable devices. As a result, it has been successfully proven that a variety of DWT SIPs can be efficiently realized by tuning the parameters and applied for signal processing applications.en_US
dc.language.isoen_USen_US
dc.titleAn automated IP synthesizer for limited-resource DWT processoren_US
dc.typeProceedings Paperen_US
dc.identifier.journal2002 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-IV, PROCEEDINGSen_US
dc.citation.spage3172en_US
dc.citation.epage3175en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000177510400794-
顯示於類別:會議論文