完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hsiao, YT | en_US |
dc.contributor.author | Lin, HD | en_US |
dc.contributor.author | Lee, KB | en_US |
dc.contributor.author | Jen, CW | en_US |
dc.date.accessioned | 2014-12-08T15:26:30Z | - |
dc.date.available | 2014-12-08T15:26:30Z | - |
dc.date.issued | 2002 | en_US |
dc.identifier.isbn | 0-7803-7448-7 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/18822 | - |
dc.description.abstract | This paper presents a high-speed, memory-saving architecture for the embedded block coding algorithm in JPEG2000. The architecture is based on the proposed memory-saving algorithm that can achieve 4K bits reduction in the memory requirement (20% less than conventional approaches) without degrading the delay of the critical path. By exploiting the characteristic that the input symbols of the arithmetic coder in JPEG200 have highly skewed distribution, a simple renormalization strategy is adopted for the code-string register in our pipelined MQ Coder design to enhance the clock rate. The overall design is fully implemented in a chip using TSMC 0.35mum CMOS technology. The chip can operate up to 142 MHz at post-layout simulation and is capable of many applications. | en_US |
dc.language.iso | en_US | en_US |
dc.title | High-speed memory-saving architecture for the embedded block coding in JPEG2000 | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS | en_US |
dc.citation.spage | 133 | en_US |
dc.citation.epage | 136 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000186328700034 | - |
顯示於類別: | 會議論文 |