完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsiao, YTen_US
dc.contributor.authorLin, HDen_US
dc.contributor.authorLee, KBen_US
dc.contributor.authorJen, CWen_US
dc.date.accessioned2014-12-08T15:26:30Z-
dc.date.available2014-12-08T15:26:30Z-
dc.date.issued2002en_US
dc.identifier.isbn0-7803-7448-7en_US
dc.identifier.urihttp://hdl.handle.net/11536/18822-
dc.description.abstractThis paper presents a high-speed, memory-saving architecture for the embedded block coding algorithm in JPEG2000. The architecture is based on the proposed memory-saving algorithm that can achieve 4K bits reduction in the memory requirement (20% less than conventional approaches) without degrading the delay of the critical path. By exploiting the characteristic that the input symbols of the arithmetic coder in JPEG200 have highly skewed distribution, a simple renormalization strategy is adopted for the code-string register in our pipelined MQ Coder design to enhance the clock rate. The overall design is fully implemented in a chip using TSMC 0.35mum CMOS technology. The chip can operate up to 142 MHz at post-layout simulation and is capable of many applications.en_US
dc.language.isoen_USen_US
dc.titleHigh-speed memory-saving architecture for the embedded block coding in JPEG2000en_US
dc.typeProceedings Paperen_US
dc.identifier.journal2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGSen_US
dc.citation.spage133en_US
dc.citation.epage136en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000186328700034-
顯示於類別:會議論文