完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChou, CYen_US
dc.contributor.authorWu, CYen_US
dc.date.accessioned2014-12-08T15:26:32Z-
dc.date.available2014-12-08T15:26:32Z-
dc.date.issued2002en_US
dc.identifier.isbn0-7803-7690-0en_US
dc.identifier.urihttp://hdl.handle.net/11536/18842-
dc.description.abstractThis work presents a new technique to implement an active polyphase filter. In this design, the currents mirrored from capacitors and transistors realize the high-pass and low-pass signals, respectively The multi-stage structure, which is commonly used in RC networks, expands the frequency bandwidth. Furthermore, a constant-gin bias circuit is used to decrease the sensitivities of gain and bandwidth to temperature and process variations. HSPICE is simulated to confirm the performances. The voltage gain is 8.1dB and THD is -48dB when a +20MHz, 100mV quadrature signal is applied. The image-rejection ratio exceeds 60dB over the frequency range of -15.4MHz similar to - 44.6MHz. The polyphase filter is implemented with 0.18mum CMOS technology and the power dissipation is 6.85mW with a 1.8V power supply. Simulations of various corners and temperatures show that the variations in gain and frequency are effectively controlled.en_US
dc.language.isoen_USen_US
dc.titleThe design of a new wideband and low-power CMOS active polyphase filter for low-IF receiver applicationsen_US
dc.typeProceedings Paperen_US
dc.identifier.journalAPCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGSen_US
dc.citation.spage241en_US
dc.citation.epage244en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000181146000051-
顯示於類別:會議論文