標題: The design of wideband and low-power CMOS active polyphase filter and its application in RF double-quadrature receivers
作者: Chou, CY
Wu, CY
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: CMOS technology;double-quadrature architecture;low intermediate frequency architecture;polyphase filter;RF receiver
公開日期: 1-五月-2005
摘要: In this work, a new technique to implement the transfer function of polyphase filter with CMOS active components is proposed and analyzed. In the proposed polyphase filter structure, the currents mirrored from capacitors and the transistors in a single-stage are used to realize high-pass and low-pass functions, respectively. The multistage structure expands the frequency bandwidth to more than 20 MHz. Furthermore, a constant-gm bias circuit is employed to decrease the sensitivity of image rejection to temperature and process variations. HSPICE simulations are performed to confirm the performance. With the current-mode operation, the low-voltage version of proposed active polyphase filters was designed. It can be operated at IN power supply with similar performance but with only 50% of the power dissipation of the normal-voltage version. The proposed four-stage polyphase filter is fabricated in 0.25-μ m CMOS 1P5M technology. The measured image rejection ratio is higher than -48 dB at frequencies of 6.1 MHz ∼ 30 MHz. The measured voltage gain is 6.6 dB at 20 MHz and IIP3 is 8 dBm. The power dissipation is 11 mW at a supplied voltage of 2.5 V and the active chip area is 1162 x 813 μ m(2).
URI: http://dx.doi.org/10.1109/TCSI.2005.846672
http://hdl.handle.net/11536/13742
ISSN: 1057-7122
DOI: 10.1109/TCSI.2005.846672
期刊: IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS
Volume: 52
Issue: 5
起始頁: 825
結束頁: 833
顯示於類別:期刊論文


文件中的檔案:

  1. 000229054100001.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。