完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, Shen-Reien_US
dc.contributor.authorChen, Sau-Geeen_US
dc.date.accessioned2014-12-08T15:03:20Z-
dc.date.available2014-12-08T15:03:20Z-
dc.date.issued2008en_US
dc.identifier.isbn978-1-4244-2185-5en_US
dc.identifier.urihttp://hdl.handle.net/11536/1885-
dc.description.abstractA novel decoder for Complementary Code Keying (CCK) modulation is proposed in this work. Compared to the parallel decoder architecture based on Fast Walsh Transform (FWT), the presented pipelined architecture has better hardware sharing and utilization efficiency, as well as smaller area. Its hardware area for finding the maximum decoding output value is minimized by employing a low-complexity on-the-fly comparator that takes advantage of the sequentially incoming chips and the pipelined data flow. Also, the proposed design consumes only 50.6 mu w at 11MHz based on UMC 0.18-mu m process, which is much lower than the conventional FWT-based architecture. Thus it is a low-power and low-area solution for the design of a high-performance 802.11b system.en_US
dc.language.isoen_USen_US
dc.titleA Novel Pipelined CCK Decoder for IEEE 802.11b Systemen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4en_US
dc.citation.spage1613en_US
dc.citation.epage1616en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000265971002081-
顯示於類別:會議論文