完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Ker, MD | en_US |
dc.contributor.author | Hsu, HC | en_US |
dc.contributor.author | Peng, JH | en_US |
dc.date.accessioned | 2014-12-08T15:26:35Z | - |
dc.date.available | 2014-12-08T15:26:35Z | - |
dc.date.issued | 2002 | en_US |
dc.identifier.isbn | 0-7803-7416-9 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/18879 | - |
dc.description.abstract | A novel ESD implantation method is proposed to significantly improve machine-model (MM) electrostatic discharge (ESD) robustness of CMOS integrated circuits in sub-quarter-micron CMOS processes. By using this method, the ESD current is discharged far away from the surface channel of NMOS, therefore the NMOS can sustain a much higher ESD level, especially under the machine-model ESD stress. The MM ESD robustness of the gate-grounded NMOS (ggNMOS) with a device dimension of W/L = 300mum/0.5mum has been successfully improved from the original 450V to become 675V in a 0.25-mum CMOS process. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Novel ESD implantation for sub-quarter-micron CMOS technology with enhanced machine-model ESD robustness | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | PROCEEDINGS OF THE 9TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS | en_US |
dc.citation.spage | 70 | en_US |
dc.citation.epage | 74 | en_US |
dc.contributor.department | 電機學院 | zh_TW |
dc.contributor.department | College of Electrical and Computer Engineering | en_US |
dc.identifier.wosnumber | WOS:000177689400013 | - |
顯示於類別: | 會議論文 |