完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKer, MDen_US
dc.contributor.authorHsu, HCen_US
dc.contributor.authorPeng, JHen_US
dc.date.accessioned2014-12-08T15:26:35Z-
dc.date.available2014-12-08T15:26:35Z-
dc.date.issued2002en_US
dc.identifier.isbn0-7803-7416-9en_US
dc.identifier.urihttp://hdl.handle.net/11536/18879-
dc.description.abstractA novel ESD implantation method is proposed to significantly improve machine-model (MM) electrostatic discharge (ESD) robustness of CMOS integrated circuits in sub-quarter-micron CMOS processes. By using this method, the ESD current is discharged far away from the surface channel of NMOS, therefore the NMOS can sustain a much higher ESD level, especially under the machine-model ESD stress. The MM ESD robustness of the gate-grounded NMOS (ggNMOS) with a device dimension of W/L = 300mum/0.5mum has been successfully improved from the original 450V to become 675V in a 0.25-mum CMOS process.en_US
dc.language.isoen_USen_US
dc.titleNovel ESD implantation for sub-quarter-micron CMOS technology with enhanced machine-model ESD robustnessen_US
dc.typeProceedings Paperen_US
dc.identifier.journalPROCEEDINGS OF THE 9TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITSen_US
dc.citation.spage70en_US
dc.citation.epage74en_US
dc.contributor.department電機學院zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000177689400013-
顯示於類別:會議論文