標題: The design of high-speed pipelined analog-to-digital converters using voltage-mode sampling and current-mode processing techniques
作者: Liow, YY
Wu, CY
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 2002
摘要: In this paper, a new structure of 8-bit CMOS pipelined analog-to-digital converter (ADC) is proposed and analyzed. In order to achieve a high conversion rate, the proposed new structure adopts voltage-mode open-loop sampling circuit and current-mode circuits to perform subtraction, sub-DAC operation, and comparison. Due to current-mode subtraction operation, the close-loop circuit can be avoided to improve the speed performance. Moreover, current steering sub-DAC is used to enhance the sub-DAC speed. From the simulation results on the demonstrative example, the proposed pipelined ADC architecture can achieve 8-bit accuracy with a sampling rate up to 71.4MS/s when the input signal frequency is 10M Hz. The power dissipation of the pipelined ADC is 205mW at the conversion rate of 71.4 MS/s with a single 3.3V power supply and 1P5M 0.25mum CMOS process. The proposed structure can reach a higher speed if the voltage-sampling delay is reduced.
URI: http://hdl.handle.net/11536/18913
ISBN: 0-7803-7448-7
期刊: 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS
起始頁: 117
結束頁: 120
顯示於類別:會議論文