Full metadata record
DC FieldValueLanguage
dc.contributor.authorKer, MDen_US
dc.contributor.authorChuang, CHen_US
dc.contributor.authorLo, WYen_US
dc.date.accessioned2014-12-08T15:26:43Z-
dc.date.available2014-12-08T15:26:43Z-
dc.date.issued2001en_US
dc.identifier.isbn0-7803-7057-0en_US
dc.identifier.urihttp://hdl.handle.net/11536/18989-
dc.description.abstractThe layout design to improve uniform ESD current distribution in multi-finger MOSFET devices for better ESD robustness is investigated in a 0.18-mum salicided CMOS process. The multi-finger MOSFET, without adding the pick-up guard ring inserted into its source region, or with the vertical direction of power line connection, can sustain a higher ESD level, The layout of I/O cell can be drawn more compactly, but still to provide deep-submicron CMOS IC's with higher ESD robustness.en_US
dc.language.isoen_USen_US
dc.titleLayout design on multi-finger MOSFET for on-chip ESD protection circuits in a 0.18-mu m salicided CMOS processen_US
dc.typeProceedings Paperen_US
dc.identifier.journalICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGSen_US
dc.citation.spage361en_US
dc.citation.epage364en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000176019100089-
Appears in Collections:Conferences Paper