完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Ker, MD | en_US |
dc.contributor.author | Chuang, CH | en_US |
dc.contributor.author | Lo, WY | en_US |
dc.date.accessioned | 2014-12-08T15:26:43Z | - |
dc.date.available | 2014-12-08T15:26:43Z | - |
dc.date.issued | 2001 | en_US |
dc.identifier.isbn | 0-7803-7057-0 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/18989 | - |
dc.description.abstract | The layout design to improve uniform ESD current distribution in multi-finger MOSFET devices for better ESD robustness is investigated in a 0.18-mum salicided CMOS process. The multi-finger MOSFET, without adding the pick-up guard ring inserted into its source region, or with the vertical direction of power line connection, can sustain a higher ESD level, The layout of I/O cell can be drawn more compactly, but still to provide deep-submicron CMOS IC's with higher ESD robustness. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Layout design on multi-finger MOSFET for on-chip ESD protection circuits in a 0.18-mu m salicided CMOS process | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS | en_US |
dc.citation.spage | 361 | en_US |
dc.citation.epage | 364 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000176019100089 | - |
顯示於類別: | 會議論文 |