完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKer, MDen_US
dc.contributor.authorJiang, HCen_US
dc.date.accessioned2014-12-08T15:26:45Z-
dc.date.available2014-12-08T15:26:45Z-
dc.date.issued2001en_US
dc.identifier.isbn0-7803-7215-8en_US
dc.identifier.urihttp://hdl.handle.net/11536/19013-
dc.description.abstractOn-chip : electrostatic discharge (ESD) protection circuits had been built in IC chips to protect the devices and circuits against ESD damage. But, ESD protection circuits constructed with the scaled-down CMOS devices are very weak to ESD stress. Therefore, novel ESD protection solutions must be developed to overcome this reliability challenge for integrated circuits fabricated in the nano-scale CMOS technology. In this paper, the whole-chip ESD protection strategy for CMOS integrated circuits in nanotechnology has been proposed with two main methods. One is the substrate-triggered circuit technique used to effectively improve ESD robustness of devices in the nano-scale CMOS technology. The other is the novel design concept of "ESD Buses" used to solve the internal ESD damage issue of CMOS IC with multiple and separated power lines. The internal circuits or interface circuits, realized by nano-scale CMOS devices, are more sensitive to such internal ESD damage issue. By using ESD buses, ESD current can be quickly discharged far away from the internal circuits or interface circuits of CMOS IC to achieve the goal of whole-chip ESD protection.en_US
dc.language.isoen_USen_US
dc.titleWhole-chip ESD protection strategy for CMOS integrated circuits in nanotechnologyen_US
dc.typeProceedings Paperen_US
dc.identifier.journalPROCEEDINGS OF THE 2001 1ST IEEE CONFERENCE ON NANOTECHNOLOGYen_US
dc.citation.spage325en_US
dc.citation.epage330en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000173446400061-
顯示於類別:會議論文