Full metadata record
DC FieldValueLanguage
dc.contributor.authorSung, LAen_US
dc.contributor.authorJiang, IHRen_US
dc.contributor.authorChang, YWen_US
dc.contributor.authorJou, JYen_US
dc.contributor.authorWu, JCen_US
dc.contributor.authorFeng, TSen_US
dc.date.accessioned2014-12-08T15:26:50Z-
dc.date.available2014-12-08T15:26:50Z-
dc.date.issued2001en_US
dc.identifier.isbn0-7803-7057-0en_US
dc.identifier.urihttp://hdl.handle.net/11536/19094-
dc.description.abstractThe progress of computer technology triggers the requirement of high speed and large volume memory. In modern manufacturing, a memory module is integrated by packaged memory chips on a printed circuit board. This paper proposes two architectures directly to integrate a memory module at the wafer level before packaging. This method can reduce the area, enhance the performance, and save the packaging cost. A polynomial time algorithm is presented to find the placement that minimizes the critical delay of the module. The routing is subsequently applied, and laser cutting technology is adopted to remove the unnecessary connections. Experimental results show that our approaches are very efficient and effective. A 64 Mx128 bit module is completed in 348.38 second runtime and 4664 KB memory, and the delay is improved 88.67%.en_US
dc.language.isoen_USen_US
dc.titleOn placement and routing of wafer scale memoryen_US
dc.typeProceedings Paperen_US
dc.identifier.journalICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGSen_US
dc.citation.spage883en_US
dc.citation.epage887en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000176019100213-
Appears in Collections:Conferences Paper