Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Sung, LA | en_US |
dc.contributor.author | Jiang, IHR | en_US |
dc.contributor.author | Chang, YW | en_US |
dc.contributor.author | Jou, JY | en_US |
dc.contributor.author | Wu, JC | en_US |
dc.contributor.author | Feng, TS | en_US |
dc.date.accessioned | 2014-12-08T15:26:50Z | - |
dc.date.available | 2014-12-08T15:26:50Z | - |
dc.date.issued | 2001 | en_US |
dc.identifier.isbn | 0-7803-7057-0 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/19094 | - |
dc.description.abstract | The progress of computer technology triggers the requirement of high speed and large volume memory. In modern manufacturing, a memory module is integrated by packaged memory chips on a printed circuit board. This paper proposes two architectures directly to integrate a memory module at the wafer level before packaging. This method can reduce the area, enhance the performance, and save the packaging cost. A polynomial time algorithm is presented to find the placement that minimizes the critical delay of the module. The routing is subsequently applied, and laser cutting technology is adopted to remove the unnecessary connections. Experimental results show that our approaches are very efficient and effective. A 64 Mx128 bit module is completed in 348.38 second runtime and 4664 KB memory, and the delay is improved 88.67%. | en_US |
dc.language.iso | en_US | en_US |
dc.title | On placement and routing of wafer scale memory | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS | en_US |
dc.citation.spage | 883 | en_US |
dc.citation.epage | 887 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000176019100213 | - |
Appears in Collections: | Conferences Paper |