完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chiu, JC | en_US |
dc.contributor.author | Huang, IH | en_US |
dc.contributor.author | Chung, CP | en_US |
dc.date.accessioned | 2014-12-08T15:27:03Z | - |
dc.date.available | 2014-12-08T15:27:03Z | - |
dc.date.issued | 2000 | en_US |
dc.identifier.isbn | 0-7695-0801-4 | en_US |
dc.identifier.issn | 1063-6404 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/19260 | - |
dc.description.abstract | The potential performance of superscalar microprocessors can be exploited only when fed with sufficient instruction bandwidth. The front-end units, the instruction stream buffer and the fetcher, are the key elements achieving this goal. In most current processors, instruction stream buffers cannot support the instruction sequence beyond a basic block. The fetch rates ale constrained by the branch barriers. In x86 processors, the split-line instruction problem worsens this constraint. We propose a design to improve instruction stream buffer performance by coupling it with BTB to support trace prediction. According to the simulation results of such an instruction stream buffer; the maximum fetch bandwidth can reach 8.42 x86 instructions per cycle. Furthermore, we suggest that the instruction stream buffer consist of two 64-bytes entries. Compared with other existing designs, this instruction stream buffer can improve performance by 90% over current x86 processor instruction fetching on average. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | trace cache | en_US |
dc.subject | instruction stream buffer | en_US |
dc.subject | ILP | en_US |
dc.subject | superscalar processor | en_US |
dc.subject | x86 architecture | en_US |
dc.subject | multiple instruction fetch | en_US |
dc.title | Design of instruction stream buffer with trace support for x86 processors | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS | en_US |
dc.citation.spage | 294 | en_US |
dc.citation.epage | 299 | en_US |
dc.contributor.department | 資訊工程學系 | zh_TW |
dc.contributor.department | Department of Computer Science | en_US |
dc.identifier.wosnumber | WOS:000165305100038 | - |
顯示於類別: | 會議論文 |